Part Number Hot Search : 
CY8C2 W91540N LA73B V150LA1P NDB610AE 805SF ICEPIC3 C5001
Product Description
Full Text Search
 

To Download KK74LV174 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 TECHNICAL DATA
KK74LV174
Hex D-type flip-flop with reset; positive edge-trigger
The 74LV174 is a low-voltage Si-gate CMOS device and is pin and function compatible with the 74HC/HCT174. The 74LV174 has six edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common clock (CP) and master reset (MR) inputs load and reset (clear) all flip-flops simultaneously. The register is fully edge-triggered. The state of each D input, one set-up time prior to the LOW-to-HIGH clock transition, is transferred to the corresponding output of the flip-flop. A LOW level on the MR input forces all outputs LOW, independently of clock or data inputs. The device is useful for applications requiring true outputs only and clock and master reset inputs that are common to all storage elements. * Output voltage levels are compatible with input levels of CMOS, NMOS and TTL ICS * Supply voltage range: 1.2 to 5.5 V * Low input current: 1.0 ; 0.1 at = 25 * Output current: 6 mA at Vcc = 3.0 V; 12 mA at Vcc = 4.5 V * High Noise Immunity Characteristic of CMOS Devices ORDERING INFORMATION KK74LV174N Plastic KK74LV174D SOIC TA = -40 to 125 C for all packages
PIN ASSIGNMENT
MR Q0 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 V CC Q5 D5 D4 Q4 D3 Q3 CP
LOGIC DIAGRAM
D0 D1 Q1 D2 Q2 GND
FUNCTION TABLE
CP
Inputs MR CP X Dn X H L L X X
Outputs Qn L H L no change no change
MR
L H PIN 16=VCC PIN 08 = GND H H H
H= high level L = low level X = don't care
1
KK74LV174
MAXIMUM RATINGS*
Symbol VCC IIK * IO * ICC IGND PD
1 2
Parameter DC supply voltage Input diode current Output diode current Output source or sink current VCC current GND current Power dissipation per package: * Plastic DIP SO Storage Temperature Lead Temperature, 1.5 mm (Plastic DIP Package), 0.3 mm (SO Package) from Case for 4 Seconds
4
Value -0.5 to +5.0 20 50 25 50 50 750 500 -65 to +150 260
Unit V mA mA mA mA mA mW
IOK *
3
Tstg TL
*
C C
Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. *1 VI < -0.5 V or VI > VCC + 0.5 V *2 VO < -0.5 V or VO > VCC + 0.5 V *3 -0.5 V < VO < VCC + 0.5 V *4 Derating - Plastic DIP: - 12 mW/C from 70 to 125C SO Package: : - 8 mW/C from 70 to 125C
RECOMMENDED OPERATING CONDITIONS
Symbol VCC VIN VOUT TA tr, tf DC Supply Voltage DC Input Voltage DC Output Voltage Operating Temperature, All Package Types Input Rise and Fall Time (Figure 1) 1.0 VCC <2.0 2.0 VCC <2.7 2.7 VCC <3.6 3.6 VCC 5.5 Parameter Min 1.2 0 0 -40 0 0 0 0 Max 5.5 VCC VCC +125 500 200 100 50 Unit V V V C ns/V
This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, VIN and VOUT should be constrained to the range GND(VIN or VOUT)VCC. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or VCC). Unused outputs must be left open.
2
KK74LV174
DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)
Test Symbol VIH Parameter HIGH level input voltage conditions VCC V 1.2 2.0 2.7 3.0 3.6 4.5 5.5 1.2 2.0 2.7 3.0 3.6 4.5 5.5 VI = VIH or VIL IO = -100 1.2 2.0 2.7 3.0 3.6 4.5 5.5 3.0 4.5 1.2 2.0 2.7 3.0 3.6 4.5 5.5 3.0 4.5 5.5 5.5 2.7 3.6 -40C to 25C min 0.9 1.4 2.0 2.0 2.0 3.15 3.85 1.05 1.85 2.55 2.85 3.45 4.35 5.35 2.48 3.70 max 0.3 0.6 0.8 0.8 0.8 1.35 1.65 0.15 0.15 0.15 0.15 0.15 0.15 0.15 0.33 0.40 0.1 8.0 0.2 0.2 Guaranteed Limit 85C min 0.9 1.4 2.0 2.0 2.0 3.15 3.85 1.0 1.8 2.5 2.8 3.4 4.3 5.3 2.34 3.60 max 0.3 0.6 0.8 0.8 0.8 1.35 1.65 0.2 0.2 0.2 0.2 0.2 0.2 0.2 0.40 0.55 1.0 80 0.5 0.5 125C min 0.9 1.4 2.0 2.0 2.0 3.15 3.85 1.0 1.8 2.5 2.8 3.4 4.3 5.3 2.20 3.50 max 0.3 0.6 0.8 0.8 0.8 1.35 1.65 0.2 0.2 0.2 0.2 0.2 0.2 0.2 0.50 0.65 1.0 160 0.85 0.85 V Unit
VIL
LOW level input voltage
V
VOH
HIGH level output voltage
V
VI = VIH or VIL IO = -6 m VI = VIH or VIL IO = -12 m VOL LOW level output voltage VI = VIH or VIL IO = 100
V V V
VI = VIH or VIL IO = 6 m VI = VIH or VIL IO = 12 m II ICC ICC1 Input current Supply current Additional quiescent supply current per input VI = VCC or 0 V VI =VCC or 0 V IO = 0 VI =VCC - 0.6 V
V V mA
3
KK74LV174
AC ELECTRICAL CHARACTERISTICS (CL=50 pF, RL = 1 k, tr=tf=2.5 ns)
Test Symbol Parameter conditions VI = 0 V or VCC Figure 1, 4 VCC V 1.2 2.0 2.7 3.0 4.5 1.2 2.0 2.7 3.0 4.5 1.2 2.0 2.7 3.0 4.5 1.2 2.0 2.7 3.0 4.5 1.2 2.0 2.7 3.0 4.5 1.2 2.0 2.7 3.0 4.5 1.2 2.0 2.7 3.0 4.5 5.0 5.5 1.2 2.0 2.7 3.0 4.5 min tPHL, tPLH Propagation delay CP to Qn 100 28 21 17 14 100 28 21 17 14 40 19 13 11 9 50 5 5 5 5 50 5 5 5 5 Guaranteed Limit -40C to 25C max 200 34 24 20 17 160 34 24 20 17 7.0 34 2.0 16 22 27 32 140 34 25 20 17 140 34 25 20 17 60 22 16 13 11 50 5 5 5 5 50 5 5 5 5 85C min max 230 43 31 25 21 190 43 31 25 21 1.0 14 19 24 27 180 41 30 24 20 180 41 30 24 20 80 26 19 15 13 50 5 5 5 5 50 5 5 5 5 125C min max 260 53 39 31 26 220 53 39 31 26 1.0 12 16 20 24 ns Unit
tPHL
Propagation delay MR to Qn
VI = 0 V or VCC Figure 2, 4
ns
tW
Clock pulse width HIGH or LOW
VI = 0 V or VCC Figure 1, 4
ns
tW
Master reset pulse width LOW
VI = 0 V or VCC Figure 1, 4
ns
tREM
Removal time MR to CP
VI = 0 V or VCC Figure 3, 4
ns
tSU
Set-up time Dn to CP
VI = 0 or VCC 3, 4
ns
th
Hold time Dn to CP
VI = 0 or VCC 2, 4
ns
CI CPD fmax
Input capacitance
A = 25C
pF pF MHz
Power dissipation VI = 0 V or VCC capacitance (per flip-flop) T = 25C A Maximum clock pulse frequency VI = 0 or VCC 1
4
KK74LV174
tw tr CP
10% VM
(1)
tf
90%
V1
(2)
MR t PHL Q
VM
(1)
V1
(2)
GND tw tPLH 1/fmax
GND
VOH VOL
VM
(1)
t PHL
VOH VOL
Q
VM
(1)
t rec CP
VM
(1)
V1
(2)
GND
Figure 1. Switching Waveforms
VALID
Figure 2. Switching Waveforms
TEST POINT
DATA
VM
(1)
V1
(2)
GND t su th
VM
(1)
DEVICE UNDER TEST
OUTPUT RL CL
*
CP
V1
(2)
GND
* Includes all probe and jig capacitance Figure 3. Switching Waveforms Note:
(1) (2)
Figure 4. Test Circuit
VM = 1.5 V at VCC = 2.7 V VM = 0.5 VCC at VCC =1.2 V, 2.0 V, 3.0 V, 4.5 V V1 = VCC at VCC =1.2 V, 2.0 V, 2.7 V, 4.5 V V1 = 2.7 V at VCC = 3.0 V
5
KK74LV174
N SUFFIX PLASTIC DIP (MS - 001BB)
A
Dimension, mm
16 9 B 1 8
Symbol A B C
MIN 18.67 6.1
MAX 19.69 7.11 5.33
F
L
D F
0.36 1.14 2.54 7.62 0 2.92 7.62 0.2 0.38
0.56 1.78
C -T- SEATING N G D 0.25 (0.010) M T K
PLANE
G H
H J
M
J K L M N
10 3.81 8.26 0.36
NOTES: 1. Dimensions "A", "B" do not include mold flash or protrusions. Maximum mold flash or protrusions 0.25 mm (0.010) per side.
D SUFFIX SOIC (MS - 012AC) Dimension, mm
A 16 9
Symbol A
MIN 9.8 3.8 1.35 0.33 0.4 1.27 5.72 0 0.1 0.19 5.8 0.25
MAX 10 4 1.75 0.51 1.27
H
B
P
B C
1
G
8 C R x 45
D F G
J F M
-TD 0.25 (0.010) M T C M K
SEATING PLANE
H J K M P R
8 0.25 0.25 6.2 0.5
NOTES: 1. Dimensions A and B do not include mold flash or protrusion. 2. Maximum mold flash or protrusion 0.15 mm (0.006) per side for A; for B 0.25 mm (0.010) per side.
6


▲Up To Search▲   

 
Price & Availability of KK74LV174

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X